发明名称 High density multi-layer circuit arrangement
摘要 An arrangement for constructing multi-layered printed circuits characterized by a first layer having top and bottom surfaces with the top surface including a plurality of parallel conductors divided into at least two conductor groups by a transversely oriented break across each conductor. The bottom surface further includes a plurality of parallel conductors arranged perpendicular to the conductors on the top surface and is also divided into at least two conductor groups by a transversely oriented break across each conductor. A plurality of holes extend through the first layer with, each hole adjacent to an intersecting conductor pair. A second layer including top and bottom surfaces and a plurality of plated-through holes has conductor pennants extending from selected holes in a first direction on the top surface and a second opposite direction on the bottom surface. A plurality of first and second layers are sandwiched together, with each hole of each layer in registration with the other and each conductor pennant contacting a respective first layer conductor. Conductor segments printed on the second layer top and bottom surfaces interconnect selected conductors between respective conductor groups. Additionally, two or more second layers are interconnected by via pins extending through the arrangement.
申请公布号 US4598166(A) 申请公布日期 1986.07.01
申请号 US19840638176 申请日期 1984.08.06
申请人 GTE COMMUNICATION SYSTEMS CORPORATION 发明人 NEESE, WAYNE E.
分类号 H05K1/00;H05K1/11;H05K3/40;H05K3/42;H05K3/46;(IPC1-7):H05K1/14 主分类号 H05K1/00
代理机构 代理人
主权项
地址