发明名称 EPROM array and method for fabricating
摘要 Using a method according to one embodiment of the present invention, an EPROM array may be fabricated providing a dense EPROM array. First the polycrystalline silicon floating gates are formed and partially patterned on the surface of a substrate. A thin thermally grown oxide layer is then formed over the entire array. The source/drain regions are then implanted through the thin silicon dioxide layer into the substrate. Next a thick silicon dioxide layer is deposited by chemical vapor deposition on the surface of the array. The surface of the array is then coated with photoresist which, because of its nature, provides a planarized surface on the top layer of photoresist. The photoresist and the silicon dioxide layer are then etched using an etching process which provides an etching ratio of 1 to 1 between photoresist and silicon dioxide. The photoresist is completely etched away thus leaving the planarized silicon dioxide surface. The silicon dioxide layer is then further etched so that the top surfaces of the floating gates are exposed. An interlevel insulator layer is then formed on the surface of the array and the active gates are then formed on the surface of the interlevel insulator. In another embodiment of the present invention, a step for forming refractory metal silicide regions on the bitlines of the array is included. The use of silicided bitlines in this type of array is precluded in the prior art because thick field oxide regions must be thermally grown over the silicided regions using the prior art techniques. The growth of silicon dioxide over silicided regions is very difficult if not impossible.
申请公布号 US4597060(A) 申请公布日期 1986.06.24
申请号 US19850729439 申请日期 1985.05.01
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 MITCHELL, ALLAN T.;PATERSON, JAMES L.
分类号 H01L27/112;H01L21/8246;H01L21/8247;H01L27/10;H01L27/115;H01L29/788;H01L29/792;(IPC1-7):G11C11/40 主分类号 H01L27/112
代理机构 代理人
主权项
地址