发明名称 Wide range clock recovery circuit
摘要 A wide range, variable rate clock recovery circuit for NRZ data is provided having a PLL and a frequency synthesizer which share control of a common VCO in single loop realization. Narrow PLL bandwidths and short acquisition time may be achieved employing the frequency synthesizer to initially control the VCO to produce an estimate of the data frequency which is accurate to within the bandwidth of the PLL. Once this VCO frequency is attained, the PLL disables the frequency synthesizer control of the VCO and provides fine tuning control of the VCO output frequency itself. Single loop realization is achieved with a wide range VCO which includes a narrow range VCO, a frequency divider, and an auto-ranging circuit.
申请公布号 US4590602(A) 申请公布日期 1986.05.20
申请号 US19830524325 申请日期 1983.08.18
申请人 GENERAL SIGNAL 发明人 WOLAVER, DAN H.
分类号 H03L7/099;H03L7/113;H04L7/033;(IPC1-7):H03D3/24 主分类号 H03L7/099
代理机构 代理人
主权项
地址