发明名称 Data buffer having separate lock bit storage array
摘要 A separate lock bit array (LBA) is provided in combination with a translation lookaside buffer (TLB) in a data processing system such that the lock bits are stored in and accessed from the LBA. A segment register with a portion for an "S" bit is included and when S=1, a translation operation for the lock bits is performed in parallel with the TLB accessing by use and operation of the LBA. In such operation, when S=1, lower order virtual bits from a central processing unit (CPU) address register are applied to the LBA to select one of the rows of the LBA which consists of virtual address bits and lock bits. Segment identification bits from the segment register are combined with virtual bits from the CPU address register and are applied to first and second compare circuits. If there is a match in the first compare circuit with a first group of virtual bits from an LBA location, a first flag signal is generated and applied to a gate circuit to gate out a first associated group of lock bits from a first location. Likewise, the combination of bits are compared with VA'b bits in the second compare circuit, and if a match occurs in the second compare circuit, a second flag signal is produced which is applied to a gate to gate out a second associated group of lock bits from a second location of the LBA.
申请公布号 US4589092(A) 申请公布日期 1986.05.13
申请号 US19830560479 申请日期 1983.12.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 MATICK, RICHARD E.
分类号 G06F12/10;G06F12/14;(IPC1-7):G06F12/10 主分类号 G06F12/10
代理机构 代理人
主权项
地址