发明名称 Address signal generating circuit for a memory circuit
摘要 An address signal generating circuit for a memory circuit comprises a first latch driver for producing a signal corresponding to upper m bits of a 2m-bit address signal which is to be generated, where m is an integer, a second latch driver for producing a signal corresponding to lower m bits of the 2m-bit address signal, a circuit for dividing a 2m-bit signal which has a predetermined value into upper m bits and lower m bits and for alternately producing signals corresponding to the upper and lower m bits, a first adder for adding the value of n bits in the signal which has the predetermined value and the value of upper n bits in an output signal of the first or second latch driver and for producing an n-bit signal, where n is an integer less than m, a second adder for adding the value of m-n bits in the signal which has the predetermined value and lower m-n bits of the output signal of the first or second latch driver and for producing an (m-n)-bit signal, an adding circuit for supplying a carry signal of the first or second adder to the second or the first adder so as to add the carry signal with another input signal of the second or the first adder, and a driver control circuit for controlling the first and second latch drivers to alternately and time-divisionally produce upper m bits of the 2m-bit address signal and lower m bits of the 2m-bit address signal by alternately latching an m-bit output signal of the first and second adders in the first and second latch drivers.
申请公布号 US4587558(A) 申请公布日期 1986.05.06
申请号 US19830540553 申请日期 1983.10.11
申请人 VICTOR COMPANY OF JAPAN, LTD. 发明人 SUGIYAMA, HIROYUKI;TAKAHASHI, NOBUAKI;SHIBAMOTO, TAKESHI;SATO, HIDEO;AMANO, YOSHIAKI;TANAKA, KOJI
分类号 G11B3/00;G06F12/02;G11B7/00;G11B7/004;G11B20/10;G11B27/30;G11C8/00;H04N1/21;H04N5/781;H04N5/907;H04N9/806;H04N9/81;(IPC1-7):H04N5/14 主分类号 G11B3/00
代理机构 代理人
主权项
地址