发明名称 TTL tristate device with reduced output capacitance
摘要 An improved TTL tristate device with reduced output capacitance incorporates an active discharge sequence of three elements including first and second active transistor elements (Q8, Q7) in an inversion coupling and a third passive element comprising a passive diode cluster (D3, D4, D5) coupled between the base of the second transistor element (Q7) and the enable gate. The passive diode cluster is operatively arranged for delivering base drive current to the base of the second transistor (Q7) when the enable gate (A) is at high potential for operation of the output device in the bistate mode. The passive diode cluster also operatively diverts base drive current away from the base of the second transistor (Q7) when the enable gate (A) is at low potential for operation of the output device in the high impedance third state with reduced output capacitance. The first transistor element (Q8) of the active discharge sequence coupled to the base of the pull-down transistor element (Q4) follows in phase at its collector the potential maintained by the enable gate (A). It actively conducts, discharges and diverts capacitive feedback Miller current from the base of the pull-down transistor element (Q4) when the enable gate is at low potential, and presents a high impedance to current in the direction of the base of the pull-down transistor element (Q4) when the enable gate is at high potential. The power resistors to the active discharge sequence are arranged in a Y network with a capacitive center node.
申请公布号 US4581550(A) 申请公布日期 1986.04.08
申请号 US19840586671 申请日期 1984.03.06
申请人 FAIRCHILD CAMERA & INSTRUMENT CORPORATION 发明人 FERRIS, DAVID A.;CHANG, BENNY;LUK, TIM-WAH
分类号 H03K19/082;(IPC1-7):H03K19/013;H03K19/003;H03K19/088 主分类号 H03K19/082
代理机构 代理人
主权项
地址