发明名称 UN CIRCUITO PARA LA SINCRONIZACION DE TRAMA Y FASE DE UN RELOJ DE MUESTREO LOCAL
摘要 <p>With such a circuit arrangement, the sampling clock is synchronized to the frame position and the phase of the characters of a received character stream containing a "unique word" at regular intervals. In a digital correlator (1), a crosscorrelation function is generated from a unique word stored therein and from the received, sampled character stream, and a frane detection circuit (2) derives a frame clock (RT1) from those maxima of the crosscorrelation function recurring at intervals of one frame period. To achieve synchronization at any polarity of the received character stream (i.e., even if the tip and ring wires of the subscriber line are interchanged), a second frame detection circuit (3) derives a second frame clock (RT2) from those minima of the crosscorrelation function recurring at intervals of one frame period. A clock selection circuit (8) determines which of the two frame clocks is received within a limited time interval. From this frame clock, control information for representing the phase of the sampling clock (AT) is derived in a phase synchronization circuit (10).</p>
申请公布号 ES535993(D0) 申请公布日期 1986.04.01
申请号 ES19930005359 申请日期 1984.09.17
申请人 STANDARD ELECTRICA, S.A. 发明人
分类号 H04J3/06;H04L7/027;H04L7/04;H04L7/08;(IPC1-7):H04L5/22;H04L7/00;H04J13/00 主分类号 H04J3/06
代理机构 代理人
主权项
地址