发明名称 CLOCK PHASE FINE ADJUSTING CIRCUIT
摘要 PURPOSE:To enable fine adjustment of clock phases by providing an RC circuit and a comparator in a repeater of digital communication and using the junction capacity for the capacity of the RC circuit. CONSTITUTION:When a clock signal of waveform (1) is inputted, rise and fall parts are made dull as shown by a waveform (2). This is compared with reference voltage Vref by a comparator COMP and a signal of a waveform (3) is outputted. Here the time constant due to internal resistance Re of a transistor Q and the junction capacity C can be changed by changing the terminal voltage of junction capacity of an integrated circuit, and accordingly, its phase difference can be ajusted. Thus, as clock phases can be adjusted finely, the clock signal can be adjusted most suitably in a superhigh-speed repeating circuit.
申请公布号 JPS6139650(A) 申请公布日期 1986.02.25
申请号 JP19840158225 申请日期 1984.07.28
申请人 FUJITSU LTD 发明人 UCHIYAMA IZUMI;KITASAGAMI HIROO;YAMAGUCHI KAZUO;HAMANO HIROSHI
分类号 H04L25/40;H03K5/08;H03K5/14;H04L7/00 主分类号 H04L25/40
代理机构 代理人
主权项
地址