发明名称 CMOS Circuit with reduced power dissipation and a digital data processor using the same
摘要 In an information processor employing a CMOS circuit comprising a first inverter constructed of CMOS field effect transistors and performing a dynamic operation in response to clock signals, and a second inverter which receives an output from the first inverter and which is also constructed of CMOS field effect transistors, the supply of clock signals to the first inverter is stopped in response to a particular microinstruction. After the supply of clock signals is stopped, the output voltage of the first inverter is clamped to a predetermined value, thus reducing the power dissipation in the dynamic CMOS circuit and also preventing the deterioration of data during the stopping of clock signals.
申请公布号 US4570219(A) 申请公布日期 1986.02.11
申请号 US19820437674 申请日期 1982.10.29
申请人 HITACHI, LTD. 发明人 SHIBUKAWA, MASARU;NAKAMURA, HIDEO;MATSUBARA, KIYOSHI
分类号 G11C11/413;G06F1/04;G06F1/32;G06F7/00;G06F9/22;G06F15/78;H03K19/096;(IPC1-7):G06F1/04 主分类号 G11C11/413
代理机构 代理人
主权项
地址