发明名称 DYNAMIC RAM CELL
摘要 DYNAMIC RAM CELL WITH MOS TRENCH CAPACITOR IN CMOS This invention relates generally to Dynamic Random Access Memory (DRAM) cells and more particularly relates to a DRAM cell wherein the storage capacitor of the cell is disposed in a trench formed in a semiconductor substrate. Still more particularly, it relates to a DRAM cell wherein at least a portion of the substrate is heavily doped and forms the counterelectrode of the storage capacitor while a heavily doped polycrystalline plug disposed in the trench capacitor forms the other electrode of the storage capacitor. The DRAM cell includes a field effect access transistor disposed in a well which is opposite in conductivity type to that of the substrate. The well itself is formed in a lightly doped portion of the substrate and may be n or p-type conductivity with the other portions of the cell having conductivity types appropriate for devices fabricated in the CMOS environment. The trench capacitor extends from the surface of the well through the well and lightly doped substrate portion into the heavily doped portion of the substrate. The electrode disposed in the trench is directly connected to the source/drain of the access transistor.
申请公布号 JPS6115362(A) 申请公布日期 1986.01.23
申请号 JP19850030653 申请日期 1985.02.20
申请人 INTERN BUSINESS MACHINES CORP 发明人 NITSUKII CHIYAU CHIYUN RUU;TATSUKU HIYUNGU NINGU;RUISU MADEISON TAAMAN
分类号 H01L27/10;G11C11/34;G11C11/40;H01L21/822;H01L21/8242;H01L27/04;H01L27/108 主分类号 H01L27/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利