发明名称 CIRCUITO CAPACITIVO PER CONVERTITORI DA ANALOGIO A DIGITALE E DA DIGITALE AD ANALOGICO
摘要 <p>A two-stage weighted capacitor network for use as an analog-to-digital or digital-to-analog converter is described. A capacitor ladder is included having two similar groups of capacitors connected in parallel. In each group the parallel capacitors have values starting with value C and decreasing in binary fractional amounts C/21, C/22, C/23, C/24 etc. to C/2n-1. The two groups are interconnected through a coupling capacitor of value C/2n-1 and each of the capacitors in the two groups are selectively connected through switches to either a reference voltage or ground potential. A high gain amplifier connected as an inverting amplifier with a 2C capacitor feedback path is connected to the capacitor ladder. When the circuit is used in a digital-to-analog converter, the 2C capacitor is reset and then the digital input pattern, consisting of 2n bits, is manifested by connecting the capacitor ladder switches to the ground potential for "1" bits and leaving the other switches connected to the reference potential for "0" bits. When the circuit is used in an analog-to-digital converter the output of the amplifier is connected to a comparator which serves as a polarity detector and which feeds a set of control logic. The control logic then sets the switches, which were originally all connected to the analog voltage, in a binary search mode.</p>
申请公布号 IT1113584(B) 申请公布日期 1986.01.20
申请号 IT19770022968 申请日期 1977.04.29
申请人 IBM CORP 发明人
分类号 H03M1/74;H03M1/00;(IPC1-7):H03K/ 主分类号 H03M1/74
代理机构 代理人
主权项
地址