摘要 |
<p>A timing calibration system for a wafer level integrated circuit (IC) tester is disclosed. To adjust a compare calibration delay of each tester channel, an interconnect system sequentially connects the tester channels to interconnect areas on a 'calibration' wafer instead of to the IC on the wafer to be tested. Each interconnect area provides a path linking a channel to be calibrated to a spare channel. With the programmable drive delay of the channel being calibrated and the programmable compare and compare calibration delays of the spare channel set to standard values, the drive calibration delay of the channel being calibrated is adjusted so it sends a test signal edge to the spare channel close to when the spare channel samples it.</p> |