发明名称 TRI-WELL CMOS TECHNOLOGY
摘要 A semiconductor structure having at least three types of wells (65, 68, 71) which may be of different doping levels and methods of manufacturing such a structure. In one method, regions which will become active devices are protected with a nitride layer (62) as the associated well-regions (65, 68, 71) are implanted. In another method, previously implanted wells are covered with thick oxide (66, 69) which in combination with the nitride layer (62) provides automatic alignment of adjacent wells. In yet another method, implanted wells are covered with oxide (66) while a last well is implanted with this last well being defined by both thick oxide (66) and photoresist (67a). All methods avoid a masking step and avoid the need for aligning the edge of a later photoresist mask with the edge of an earlier photoresist mask. The structures formed by these methods may have heavily-doped P wells, heavily-doped N wells, and lightly-doped P or N wells, or both, for forming higher breakdown voltage devices on the same chip with lower breakdown voltage devices.
申请公布号 WO8505736(A1) 申请公布日期 1985.12.19
申请号 WO1985US00990 申请日期 1985.05.22
申请人 AMERICAN MICROSYSTEMS, INC. 发明人 JOY, RICHARD, C.;BATRA, TARSAIM, LAL
分类号 H01L21/76;H01L21/033;H01L21/265;H01L21/8234;H01L21/8238;H01L27/088;H01L27/092;H01L29/78;(IPC1-7):H01L27/02 主分类号 H01L21/76
代理机构 代理人
主权项
地址
您可能感兴趣的专利