发明名称 SUPERJUNCTION POWER MOSFET
摘要 <p>Methods and apparatus are provided for TMOS devices (40), comprising multiple N-type source regions (50), electrically in parallel, located in multiple P-body regions (46) separated by N-type JFET regions (56) at a first surface. The gate (53) overlies the body channel regions (46) and the JFET region (56) lying between the body regions. The JFET region (56) communicates with an underlying drain region (42) via an N-epi region (44). Ion implantation and heat treatment are used to tailor the net active doping concentration Nd in the JFET region (56) of length Lacc and net active doping concentration Na in the P-body regions (46) of length Lbody so that a charge balance relationship (Lbody * Na) = k1*(Lacc * Nd) between P-body and JFET regions is satisfied, where k1 is about 0.6 <= k1 <= 1.4. The entire device (40) can be fabricated using planar technology and the charge balanced regions need not extend through the underlying N-epi region (44) to the drain (42).</p>
申请公布号 KR20080084967(A) 申请公布日期 2008.09.22
申请号 KR20087014424 申请日期 2006.11.13
申请人 FREESCALE SEMICONDUCTOR, INC. 发明人 DE FRESART EDOUARD D.;BAIRD ROBERT W.;QIN GANMING
分类号 H01L29/78;H01L21/336 主分类号 H01L29/78
代理机构 代理人
主权项
地址