发明名称 ROOM TEMPERATURE CRYOGENIC TEST INTERFACE
摘要 <p>ROOM TEMPERATURE CRYOGENIC TEST INTERFACE This interface permits the testing of high speed semiconductor devices (room-temperature chips) by a Josephson junction sampling device (cryogenic chip) without intolerable loss of resolution. The interface comprises a quartz pass-through plug which includes a planar transmission line interconnecting a first chip station, where the cryogenic chip is mounted, and a second chip station, where the semiconductor chip to be tested is temporarily mounted. The pass-through plug has a cemented long half-cylindrical portion and short half-cylindrical portion. The long portion carries the planar transmission line, the ends of which form the first and second chip mounting stations. The short portion completes the cylinder with the long portion for part of its length, where a seal can be achieved, but does not extend over the chip mounting stations. Sealing is by epoxy cement. The pass-through plug is sealed in place in a flange mounted to the chamber wall. The first chip station, with the cryogenic chip attached, extends into the liquid helium reservoir. The second chip station is in the room temperature environment required for semiconductor operation. Proper semiconductor operating temperature is achieved by a heater wire and control thermocouple in the vicinity of each other and the second chip mounting station. Thermal isolation is maintained by vacuum and seals. Connections for power and control, for test result signals, for temperature control and heating, and for vacuum complete the test apparatus.</p>
申请公布号 CA1194610(A) 申请公布日期 1985.10.01
申请号 CA19830435248 申请日期 1983.08.24
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人
分类号 G01R31/26;F17C13/00;G01R31/28 主分类号 G01R31/26
代理机构 代理人
主权项
地址