发明名称 MULTILAYER METAL SILICIDE INTERCONNECTIONS FOR INTEGRATED CIRCUITS
摘要 <p>A process and resulting structure are disclosed for forming vias in integrated circuit structures using metal silicide interconnections. A lower conductor is formed by sequentially depositing silicon and a refractory metal which reacts with the silicon to create a layer of metal silicide. A subsequent layer of silicon is deposited on the surface of the metal silicide. This layer of silicon is insulated from overlying layers by forming insulating material over desired regions of the layer of silicon. A second layer of metal is then deposited across the structure. In openings in the insulating material the metal reacts with the second layer of silicon to form a via of metal silicide. A final layer of silicon may be deposited to convert any remaining metal in the second layer of metal to metal silicide, and the structure annealed to lower its resistivity.</p>
申请公布号 EP0055161(B1) 申请公布日期 1985.09.04
申请号 EP19810401940 申请日期 1981.12.07
申请人 FAIRCHILD CAMERA & INSTRUMENT CORPORATION 发明人 LEHRER, WILLIAM I.
分类号 H01L21/3205;H01L21/28;H01L21/768;H01L23/52;H01L23/522;H01L23/532;H01L29/43;(IPC1-7):H01L21/90 主分类号 H01L21/3205
代理机构 代理人
主权项
地址