发明名称 PSEUDO-RANDOM BINARY SEQUENCE GENERATORS
摘要 <p>A pseudo-random binary sequence generator comprises at least one shift register (S, T) arranged in a recirculating loop and having a plurality of logic gates (G) for logically combining the outputs of selected stages of the register to provide a pseudo-random sequence, and a multiplexer (M), having a p data inputs and q address inputs all connected to selected shift register stages, and which selects at any instant one of the p data input bits in accordance with the q-bit address word to provide the generator output. The number s of logic gates is especially high and is related to the total number r of shift register stages (r &gt; p + q) by the expression: 2s &gt;= r2. Some of the shift register stages of the or each shift register are connected to selected data inputs of the multiplexer and others of the stages of the same shift register are connected to selected address inputs of the multiplexer. Switches (SW1-SW4) are provided for regularly loading a re-initialisation word into the shift register(s), and this re-initialisation word can be formed by an arrangement (Fig. 4) which combines a control word with the frame count.</p>
申请公布号 WO1985003604(A1) 申请公布日期 1985.08.15
申请号 GB1985000051 申请日期 1985.02.04
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址