发明名称 Selective guest system purge control.
摘要 <p>The disclosed embodiments enable address translations for a virtual machine in the TLB (translation lookaside buffer) of a CPU to be retained from exiting a SIE (start interpretive execution) instruction to the next SIE entry to interpretive execution for the same guest (virtual machine CPU). Conditions are defined which determine when guest TLB entries must be invalidated. These conditions require invalidation of guest TLB entries only within and on entry to interpretive execution. A single invalidation (34) of guest TLB entries on entry (30) to interpretive execution is required for any number of conditions recognized while a CPU is not in interpretive execution state. For a guest virtual multi-processor (MP) machine, an interlock is provided to allow the use of guest virtual addresses by host instruction simulation and the need for guest TLB invalidation is broadcast to all other real CPUs in a real MP system so that all guest TLBs on all real CPUs can be invalidated to maintain integrity. No broadcast or interlock is needed for a guest virtual uni-processor (UP) machine.</p>
申请公布号 EP0145960(A2) 申请公布日期 1985.06.26
申请号 EP19840113738 申请日期 1984.11.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 GUM, PETER H.;HOUGH, ROGER E.;TALLMAN, PETER H.;CURLEE, THOMAS O.
分类号 G06F9/455;G06F9/48;G06F12/10;(IPC1-7):G06F9/46;G06F9/44 主分类号 G06F9/455
代理机构 代理人
主权项
地址