发明名称 Method of making EPROM cell with reduced programming voltage
摘要 An improved floating gate MOS EPROM cell which is programmable at a lower potential (12 volts) than prior art devices which often require 25 volts. The oxide thickness between the floating gate and overlying control gate is thicker at the edges of the floating gate than in the central portion. The thicker oxide at the edges prevents uncontrolled DC erasing. This allows a thinner oxide to be used in the central portion and provides the increased capacitance coupling needed for programming at a lower potential.
申请公布号 US4519849(A) 申请公布日期 1985.05.28
申请号 US19830515990 申请日期 1983.07.22
申请人 INTEL CORPORATION 发明人 KORSH, GEORGE J.;HOLLER, MARK A.;PERLEGOS, GEORGE;GARGINI, PAOLO
分类号 H01L21/28;H01L29/788;(IPC1-7):H01L21/22;H01L21/26 主分类号 H01L21/28
代理机构 代理人
主权项
地址