发明名称 FORDROJNINGSLAST SLINGA
摘要 An improved delay lock loop which has first and second means (32, 34) for generating a voltage ramp, the first ramp generator (32) providing a train of ramped inputs to first time delay means (38) responsive to a first input pulse train and the second ramp generator (34) providing a train of ramped inputs to a second time delay means (40) responsive to a second input pulse train. The ramp generators (32, 34) provide a highly linear voltage ramp. First and second retrace means (36A, 36B) are connected to the first and second ramp generators (32, 34) respectively and act to limit the ramps to a certain voltage, commanding the ramp generators (32, 34) to return to a reference voltage to await the succeeding input pulse edge transition. A further improvement comprises range switch means (44) that function to selectively control the maximum range of time delay which the delay lock loop is able to sense. This permits selecting a greater or lesser range of time which the delay in time intervals between the edge transitions of the pulses in the first and second input pulse in the first and second input pulse trains can have and still be measured. Additionally, calibrator means (26) are incorporated which provide signals to the delay lock loop and ancillary electronics to determine the delay inherent in these devices. This delay is stored and subtracted from the delay determined by the delay lock loop to increase the accuracy. The calibrator (26) additionally very accurately determines the voltage difference between the voltage representing zero volts on the ramp and the voltage representing full scale on the ramp to very accurately determine the voltage span representative of the selected range.
申请公布号 SE8404222(L) 申请公布日期 1985.02.27
申请号 SE19840004222 申请日期 1984.08.24
申请人 MICRO COMPONENT TECHNOLOGY INC 发明人 PETRICH D M;WILSTRUP J B
分类号 G01R31/26;G01R25/00;G01R27/28;G01R29/027;G04F10/10;(IPC1-7):H03K5/00;H03K5/13;H03K5/26 主分类号 G01R31/26
代理机构 代理人
主权项
地址