发明名称 INPUT AND OUTPUT CIRCUIT IN LOGICAL LSI
摘要 PURPOSE:To decrease number of required components and to decrease the occupied area by sharing a part of elements for an input/output buffer circuit and a Schmitt circuit through the change of wirings. CONSTITUTION:The 1st stage inverter consists of PMOSFETs Q1, Q3 and an NMOSFETQ2. A drain terminal of the FETs Q1, Q3 and output nodes n1, n1' are separated, and in constituting the input buffer circuit, the FETQ1 and the node n1 are connected and in constituting the Schmitt circuit, the FETQ3 and the node n1' are connected at aluminum wiring. Thus, an FETQ2 is used in common for both the circuits. On the other hand, the PMOSFETs Q4, Q5 and the NMOSFETQ5 constitute an inverter 2 of the output stage. The drain terminal of the FETQ6 and a node n1'' are separated and they are connected together only in constituting the Schmitt circuit.
申请公布号 JPS6037820(A) 申请公布日期 1985.02.27
申请号 JP19830144975 申请日期 1983.08.10
申请人 HITACHI MAIKURO COMPUTER ENGINEERING KK;HITACHI SEISAKUSHO KK 发明人 SATOU MASAYUKI;YOU KANJI
分类号 H03K19/0185;H03K19/173 主分类号 H03K19/0185
代理机构 代理人
主权项
地址