发明名称 VLSI Wired-OR driver/receiver circuit
摘要 Bidirectional communication upon a high performance synchronous (25 MHz line transfer rate) parallel digital communication bus interconnecting large numbers (up to 256 along 1 meter of bus) of very large scale integrated (VLSI) cirucit devices is supported by VLSI wired-Or driver/receiver (D/R) circuit elements synergistically operative under a two-time-phase bus electrical protocol for bus drive. During a first phase of approximately 10 nanoseconds all interfacing driver circuits additively drive, or pull-up, connected bus lines to a +3 v.d.c. logical High condition. During a second phase of approximately 20 nanoseconds during each 40 nanosecond cycle time D/R circuits present high impedance to charged bus lines for maintenance of such logical High and transmission of a logical "0", or else one or more D/R circuits drain line charge toward 0 v.d.c. for transmission for a logical "1". Two point driver to receiver, wired-OR, broadcast, and/or eavesdrop communication are supported for bus lines.
申请公布号 US4500988(A) 申请公布日期 1985.02.19
申请号 US19820355803 申请日期 1982.03.08
申请人 SPERRY CORPORATION 发明人 BENNETT, DONALD B.;THORSRUD, LEE T.;PETSCHAUER, THOMAS W.
分类号 G06F13/40;H03K19/0948;H04L5/16;H04L12/40;(IPC1-7):H03K17/00 主分类号 G06F13/40
代理机构 代理人
主权项
地址