发明名称 Circuit for checking memory cells of programmable MOS-integrated semiconductor memories
摘要 Circuit arrangement for checking memory cells of programmable MOS-integrated semiconductor memories, especially non-volatile semiconductor memories of the floating-gate type, has an active programming and read mode of operation wherein all word lines of the semiconductor memory with the exception of one selected word line are at a low level. The circuit arrangement also has an inactive power-down mode of operation, wherein all word lines at a high level. Both of the modes of operation are represented by a signal having a first level for the active mode of operation and a second level for the inactive mode of operation. The circuit arrangement further includes a single circuit in the semiconductor memory switchable via a first signal indicating the operating mode for the memory cell test, wherein all of the word lines are addressed by a voltage corresponding to the programming voltage, as a function of a single second signal fed into the semiconductor memory from the outside, from the level indicating the active mode of operation to the level indicating the inactive mode of operation, so that all the word lines can be switched simultaneously to the level required for programming.
申请公布号 US4458338(A) 申请公布日期 1984.07.03
申请号 US19810290514 申请日期 1981.08.06
申请人 SIEMENS AKTIENGESELLSCHAFT 发明人 GIEBEL, BURKHARD;MOORMANN, HANS;SCHRADER, LOTHAR
分类号 G01R31/26;G06F12/16;G11C29/00;G11C29/06;G11C29/34;G11C29/46;(IPC1-7):G11C29/00;G11C7/00 主分类号 G01R31/26
代理机构 代理人
主权项
地址