发明名称 Method of fabricating an integrated circuit voltage multiplier containing a parallel plate capacitor
摘要 Disclosed is a process which is fully compatible with normal two layer polysilicon SNOS process and provides polysilicon parallel plate capacitors and silicon gate non-memory MOS transistors (diodes) for constructing therefrom an on-chip, dual polarity high voltage multiplier. From the polysilicon I layer deposited over a gate oxide, the polysilicon I resistor, the non-memory device gate and the capacitor lower plate are formed. Then, the resistor, non-memory device gate and active region and the periphery of the capacitor lower plate are covered with an isolation oxide. Next, a dielectric, e.g., oxide-nitride, and polysilicon II layers are formed over the structure. Polysilicon II is patterned into interconnect, gate for SNOS memory device and capacitor upper plate, the latter having a plurality of holes therein. The dielectric is formed into SNOS device gate insulator and the capacitor insulator, the latter having holes in registration with the holes in the capacitor upper plate. Finally, by thermal diffusion of active impurities, all gates, interconnect and both capacitor plates are doped and all sources and drains for memory and non-memory devices formed.
申请公布号 US4419812(A) 申请公布日期 1983.12.13
申请号 US19820410674 申请日期 1982.08.23
申请人 NCR CORPORATION 发明人 TOPICH, JAMES A.
分类号 H01L27/04;H01L21/321;H01L21/822;H01L27/10;H01L29/78;H02M3/06;H02M3/07;(IPC1-7):H01L21/98 主分类号 H01L27/04
代理机构 代理人
主权项
地址