发明名称 SELF-TIMED PIPELINED DATAPATH SYSTEM AND ASYNCHRONOUS SIGNAL CONTROL CIRCUIT
摘要 A self-timed pipelined datapath system reduces its power dissipation by accurately controlling the active and inactive states of the multi-threshold CMOS (MT-CMOS) circuit used as its combinational circuit. The MT-CMOS circuit comprises a logic circuit of low-threshold and a power control circuit formed of high-threshold transistors for controlling the power feeding to the logic circuit. The self-timed pipelined datapath system comprising: a pipelined datapath circuit including a plurality of data processing stages, each having a combinational circuit for processing input data and a register connected to the input side of the combinational circuit; and an asynchronous signal control circuit that controls data transmission to and from each of the registers in the pipelined datapath circuit in response to a request signal. The state change of an active state to an inactive state of the combinational circuit is performed in consideration of the signal propagation time therein, whereby the issue of the request signal with respect to the combinational circuit at the preceding stage is delayed from the time the request signal with respect to the current combinational circuit is issued.
申请公布号 CA2230694(A1) 申请公布日期 1998.09.03
申请号 CA19982230694 申请日期 1998.03.02
申请人 NIPPON TELEGRAPH AND TELEPHONE CORPORATION 发明人 FUJII, KOJI;DOUSEKI, TAKAKUNI
分类号 G06F7/00;G06F1/32;G06F9/38;G11C19/28;(IPC1-7):G06F13/14;H04L29/06 主分类号 G06F7/00
代理机构 代理人
主权项
地址