发明名称 Program/erase endurance of EEPROM memory cells
摘要 A circuit and method increases the endurance of memory cells in a memory array by decreasing the number of times a memory cell is programmed or erased. A bit-wise program/erase controller coupled to the memory array modifies the erasing and programming of multi-bit data words by erasing only those memory cells which must be erased and programming only those memory cells which must be programmed. Specifically, the bit-wise program/erase controller compares a new data word, which will be written into the memory array at a write address, with the current data word at the write address. The memory cells at the write address are categorized into a first subset and a second subset. The first subset of memory cells are currently in a programmed state but must be erased because the corresponding bit of the new data word is at an erased logic level. The second subset of memory cells are currently in an erased state but must be programmed because the corresponding bit of the new data word is at a programmed logic level. Bit-wise program/erase controller erases only the first subset of memory cells and programs only the second subset of memory cells. Thus, over multiple writes into the memory array, the number times each memory cell is erased or programmed is reduced resulting in greater endurance of the memory cells.
申请公布号 US6157570(A) 申请公布日期 2000.12.05
申请号 US19990243973 申请日期 1999.02.04
申请人 TOWER SEMICONDUCTOR LTD. 发明人 NACHUMOVSKY, ISHAI
分类号 G11C11/56;G11C16/04;G11C16/34;H01L27/115;(IPC1-7):G11C16/04 主分类号 G11C11/56
代理机构 代理人
主权项
地址