发明名称 Semiconductor memory device test apparatus
摘要 A memory device under test is accessed by an address generated by a pattern generator to write therein data and to read the data out to be compared with expected data, and the comparison result is stored in the fault-address memory by the same address after reading out therefrom the content of the address. When a disagreement is detected through the comparison, it is counted; however, the count operation is inhibited if the data read out from the fault-address memory is a fault data. When the counted number exceeds a predetermined value, a fault signal is generated. After the test is terminated, an address counter is operated, the fault-address memory is read out by the content of the address counter, and when fault data is detected from the output read out, the content of the address counter is fetched into the CPU.
申请公布号 US4414665(A) 申请公布日期 1983.11.08
申请号 US19800206902 申请日期 1980.11.14
申请人 NIPPON TELEGRAPH & TELEPHONE PUBLIC CORP.;TAKEDA RIKEN KOGYO KABUSHIKIKAISHA 发明人 KIMURA, KENJI;SUGAMORI, SHIGERU;ISHIKAWA, KOHJI;NARUMI, NAOAKI
分类号 G11C29/56;(IPC1-7):G06F11/26 主分类号 G11C29/56
代理机构 代理人
主权项
地址