发明名称 Digital-to analog converter having supplementary currents to enhance low current switching speed
摘要 A bit cell is presented which can provide a small weighted current without loss of switching speed. The bit cell contains a switch which is responsive to an applied control signal to direct the weighted current to an output or to divert it away from the output. Supplementary currents are supplied to the switch to provide sufficient current to the switch to charge and discharge parasitic capacitances of the switch within the switching time of the control voltage. The supplementary currents maximize switching speed at a given power dissipation and produce a constant offset current at the switch output. A D/A converter is presented which utilizes a plurality of such bit cells to maximize the speed of D/A conversion. The offset currents are eliminated from the converter output so that the output current is proportional to the digital input.
申请公布号 US4405916(A) 申请公布日期 1983.09.20
申请号 US19820341384 申请日期 1982.01.21
申请人 HEWLETT-PACKARD COMPANY 发明人 HORNAK, THOMAS;BALDWIN, GARY L.
分类号 H03M1/74;H03M1/00;(IPC1-7):H03K13/02 主分类号 H03M1/74
代理机构 代理人
主权项
地址