发明名称 DIGITAL LOGIC UNIT FOR DETERMINING PRIORITY
摘要 A fault-tolerant computer system provides information transfers between the units of a computing module, including a processor unit (12) and a memory unit (16) and one or more peripheral control units (20, 24), on a bus structure (30) common to all the units. Information-handling parts of the system, both in the bus structure and in each unit, can have a duplicate partner (14, 18, 22, 26). Error detectors check the operation of the bus structure and of each system unit to provide information transfers only on fault-free bus conductors and between fault-free units. The computer system can operate in this manner essentially without interruption in the event of faults by using only fault-free conductors and functional units. Arbitration circuits of unusual speed and simplicity provide units of the computing module with access to the common bus structure according to the priority of each unit. The units of a module check incoming and outgoing signals for errors, signal other module units of a detected error, and disable the unit from sending potentially erroneous information onto the bus structure.
申请公布号 JPS58137055(A) 申请公布日期 1983.08.15
申请号 JP19820169960 申请日期 1982.09.30
申请人 SUTOREITASU COMPUTER INC 发明人 KURUTO EFU BEITEI;ROBAATO RIIDO
分类号 G06F11/18;G06F9/48;G06F13/374 主分类号 G06F11/18
代理机构 代理人
主权项
地址
您可能感兴趣的专利