发明名称 FLOATING POINT PROCESSOR HAVING CONCURRENT EXPONENT/MANTISSA OPERATION
摘要 A Floating Point Processor or Floating Point Unit (FPU) with capability for performing exponent/sign-related calculations concurrently with mantissa-related calculations. The operation of the FPU within the context of a general purpose digital computer system is shown. The FPU has control, mantissa, and exponent/sign functional blocks which have unique architectural arrangements and interconnections therebetween, and also have interfacing structure for connecting system control and clock signals to the control block. The operation of the FPU is timed in a particular manner to permit its operation to be transparent to, or to not impact operation of the CPU, when the FPU communicates with main memory or the CPU.
申请公布号 GB2038049(B) 申请公布日期 1983.07.20
申请号 GB19790037727 申请日期 1979.10.31
申请人 DATA GENERAL CORP 发明人
分类号 G06F7/00;G06F5/01;G06F7/76;G06F9/30;G06F9/302;(IPC1-7):G06F7/48 主分类号 G06F7/00
代理机构 代理人
主权项
地址