发明名称 Electrically programmable floating gate semiconductor memory device
摘要 An N-channel, double level poly, MOS read only memory or ROM array is electrically programmable by floating gates positioned beneath control gates formed by row address lines. The cells may be electrically programmed by applying selected voltages to the source, drain, control gate and substrate; the floating gate is charged through an insulator between the floating gate and the channel. A simplified process for fabrication of the devices eliminates photoresist and implant steps yet produces improved characteristics in the form of higher gain and lower body effect.
申请公布号 US4376947(A) 申请公布日期 1983.03.15
申请号 US19790072504 申请日期 1979.09.04
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 CHIU, TE-LONG;LIEN, JIH-CHANG
分类号 H01L27/112;G11C16/04;H01L21/8246;H01L21/8247;H01L29/08;H01L29/788;H01L29/792;(IPC1-7):H01L29/78;G11C11/40 主分类号 H01L27/112
代理机构 代理人
主权项
地址
您可能感兴趣的专利