发明名称 MICROPROCESSOR
摘要 A microprocessor having a single common data bus (17) to which the output (33) of the arithmetic-logic unit (11) as well as input and output of the data memory (13) are connected without intermediate buffer registers. Of the working registers (21, 23, 25, 27) connected to the ALU inputs, one group (21, 23) is loaded from the common data bus and the other group (25, 27), used as accumulators, is directly loaded from the ALU output. Specific control circuitry (51, 53, 55, 57, 59, 61) allows selective storing of ALU output values into accumulators (25, 27), and simultaneous transfer with selective scaling into another register and into an addressed memory location within the same cycle during which the instruction was executed.
申请公布号 JPS5840667(A) 申请公布日期 1983.03.09
申请号 JP19820142765 申请日期 1982.08.19
申请人 INTERN BUSINESS MACHINES CORP 发明人 PIEERU RENE CHIEBIRA;HANSU PETERU KAEZAA;DEIITORITSUHI GERUHARUTOOURURITSUHI MAIBARUTO;GOTSUTOFURIIDO UNGERUBOETSUKU
分类号 G06F9/30;G06F7/00;G06F9/315;G06F15/78;G06F17/10 主分类号 G06F9/30
代理机构 代理人
主权项
地址