发明名称 HIGH-SPEED BYTE-SHIFTER AND ITS ERROR CHECK CIRCUIT
摘要 In a high speed data processing system, there is provided a circuit for shifting either right or left as data is transmitted to or from the main storage unit. Apparatus for high speed parallel byte shifting is connected to the data bus which connects the main storage unit to the system and comprises logic which selects predetermined byte lines. Information from the individually selected byte lines is temporarily stored in parallel buffer registers and subsequently returned to a different byte line to provide byte shifting without the requirement of shift registers or complex logic.
申请公布号 JPS57168338(A) 申请公布日期 1982.10.16
申请号 JP19810208969 申请日期 1981.12.23
申请人 SPERRY RAND CORP 发明人 SUTEIBUN MAIKURU OBURAIEN
分类号 G06F11/10;G06F5/01;G06F7/00;G06F7/76 主分类号 G06F11/10
代理机构 代理人
主权项
地址
您可能感兴趣的专利