发明名称 Appareil destiné à accroître la capacité d'emmagasinage d'un agent magnétique
摘要 855,399. Digital data-storage. INTERNATIONAL BUSINESS MACHINES CORPORATION. April 24, 1959 [April 25, 1958], No. 13993/59. Class 106 (1). Signals representing decimal digits are converted from a parallel to a serial-parallel form in order to increase the bit density of a storage medium such as a magnetic drum without altering its speed or the frequency of associated circuits. Decimal digits are represented in the 5-bit code shown in Fig. 6 by the state of five input leads and are stored on three tracks of a drum in the form shown in Fig. 7. In Fig. 1 is shown only apparatus associated with the " 6 " and " 0 " input lines, signals on which are recorded in the top and bottom halves respectively of addresses in the left-hand track of the three. With each address are associated timing pulses A to D. A signal on input line 6 is gated by a D-pulse to an inverter 6, and to an OR circuit 5 and a write latch 9 which is switched on for four microseconds. The output of latch 9 s fed to a coil 15 of a read/write head and the circuit is completed by address selector 20. Should line "0" be marked with line " 6 " the signal on line "0" is gated by the D-pulse to a delay latch 23 which is on for about six microseconds. The latch 23 output is then gated by a B-pulse to OR circuit 5 to maintain the write latch 9 on for a further four microseconds resulting in the writing in of an O-bit. Should there be no signal on line " 6 " inverter 6 gives a positive output which is applied through OR circuit 28 to turn it off. This produces an output on line 31 which since the preferred method of recording is NRZ is applied through coil 16 to saturate the medium in the opposite direction. Similarly should there be no signal on line " 0 " the output of inverter 6 is effective to turn off the latch after four microseconds. A signal read by the read/write head is passed through amplifying and shaping means 600, 620, 650 to a read latch 41 to turn it on. If the signal is a 6-bit the output of latch 41 is gated by a C-pulse to delay latch 51. If an O-bit is then read latch 41 is maintained on and the output is applied to gate 45 through which it is gated to O-bit output circuit 80 by an A-pulse which also gates the output of delay latch 51 to 6-bit output 70. If no O-bit is read the output of latch 44 after passing through delay 130 turns the latch off. The circuits and components are described in more detail in the Specification with respect to Figs. 4a to 4f (not shown).
申请公布号 FR1232992(A) 申请公布日期 1960.10.12
申请号 FR19590792903 申请日期 1959.04.23
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人
分类号 G11B5/004 主分类号 G11B5/004
代理机构 代理人
主权项
地址
您可能感兴趣的专利