发明名称 Relating to cached multiprocessor system with pipeline timing
摘要 A cached multiprocessor system operates in an ordered pipeline timing sequence in which the time slot for use of the cache is made long enough to permit only one cache access. Further, the time slot for data transfers to and from the processors succeeds the time slot for accessing the cache. The sequence is optimized for transactions that require only one cache access, e.g., read operations that hit the cache. Transactions that require two cache accesses must complete the second cache access during a later available pipeline sequence. A processor indexed random access memory specifies when any given processor has a write operation outstanding for a location in the cache. This prevents the processor from reading the location before the write operation is completed.
申请公布号 US4345309(A) 申请公布日期 1982.08.17
申请号 US19800116083 申请日期 1980.01.28
申请人 DIGITAL EQUIPMENT CORPORATION 发明人 ARULPRAGASAM, JEGA A.;GIGGI, ROBERT A.;LARY, RICHARD F.;SULLIVAN, DANIEL T.
分类号 G06F15/16;G06F9/46;G06F12/08;G06F12/14;G06F13/18;G06F13/20;G06F15/167;G06F15/177;G06F15/80;(IPC1-7):G06F9/30 主分类号 G06F15/16
代理机构 代理人
主权项
地址