发明名称 CONTROL CIRCUIT
摘要 PURPOSE:To extend the program memory of a secondary slave processor by connecting the secondary slave processor to a primary slave processor connected to a master processer. CONSTITUTION:A master processor 2, primary slave processors 5' and 8' connected via primary bus lines 6' and 12', and a secondary slave processor 17 connected to the input-output port of the processor 8' via secondary bus lines 15 and 16 are provided; the processor 8' and the input-output port of the processor 17 are assigned with four secondary data bus lines 16 and secondary data bus control lines 15 each, i.e., four lines in total. Thus, each four ports are connected as a two-way data bus, and the other four input-output ports are connected as data bus control lines to connect the processor 8' and processor 17, thereby facilitating the extension of the program memory of the processor 17.
申请公布号 JPS57113139(A) 申请公布日期 1982.07.14
申请号 JP19800188200 申请日期 1980.12.29
申请人 NIPPON DENKI KK 发明人 TAKAHASHI KIYOSHI
分类号 G06F3/12;G06F15/17;G06K15/08 主分类号 G06F3/12
代理机构 代理人
主权项
地址