发明名称 FOUTEN CORRIGEREND STELSEL.
摘要 1279792 Error correction systems INTERNATIONAL BUSINESS MACHINES CORP 8 Jan 1971 [3 Feb 1970] 928/71 Heading G4A An encoder adds r check bits to k data bits, each check bit representing a number of data bits, the average number of data bits per check bit being >(r/2) and not more than r-1, any two check bits representing no more than one common data bit, and each data bit being represented by exactly two check bits (see Fig. 4), and a decoder has input circuitry which supplies to an error correcting circuit for each data bit, the data bit itself and the two combinations of check bits and other data bits representing that data bit, the error-correcting circuit being capable of correcting each data bit as necessary provided no more than one of the inputs for that bit is in error. The check bits may be produced by exclusive OR gates, the decoder may have a pair of exclusive OR gates for each data bit having inputs comprising the corresponding two combinations of check bits and other data bits, and the error-correcting circuit may comprise majority logic circuits receiving inputs from the respective data bits and the corresponding pair of exclusive ORgates, Fig. 6 (not shown). By adding a parity bit c7 for all the data bits, detection of a double error is also made possible. Error syndrome bits, e.g. S1 = c 1 #(m 1 #m 2 #m 3 #m 4 #+m 5 ) are each equal to zero when there is no error in the data and check bits, and the additional syndrome bit S 7 ensures that a single bit error will occur in three syndrome bits. An OR circuit, Fig. 7 (not shown), detects when any S 1 to S 7 = 1 and the inverted output of an adder is 1 for no errors and two errors, so that by gating these two signals together an output indicative of the presence of two errors is obtained.
申请公布号 NL169648(B) 申请公布日期 1982.03.01
申请号 NL19710001390 申请日期 1971.02.02
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION TE ARMONK, NEW YORK, VER. ST. V. AM. 发明人
分类号 H03M13/19;(IPC1-7):06F11/10;03K13/34;04L1/10 主分类号 H03M13/19
代理机构 代理人
主权项
地址