发明名称 AND-gate clock
摘要 An AND-gate clock having an input stage, an output stage, and an isolation stage. The input stage receives two signals, and gates them to produce a high signal. The output stage is used to drive a load typically having a large load capacitance when both signals are true. The isolation stage isolates the input stage from the output stage when only one signal is true, therefore preventing power dissipation by current flow through the output driver stage. The isolation stage provides an alternative current path through smaller transistors, thereby incurring lesser power dissipation and requiring less layout area. A small driver stage may then be used.
申请公布号 US4289973(A) 申请公布日期 1981.09.15
申请号 US19790066147 申请日期 1979.08.13
申请人 MOSTEK CORPORATION 发明人 EATON, JR., SARGENT S.
分类号 H03K19/017;H03K19/096;(IPC1-7):H03K19/08;H03K19/20 主分类号 H03K19/017
代理机构 代理人
主权项
地址