发明名称 Noise immunity in input buffer circuit for semiconductor memory
摘要 A random access read/write MOS memory device employs bistable latch or buffer circuits as the address inputs, data inputs, and the like. The buffers function to latch the data or address to allow the inputs to change states. The buffer is activated by TTL level inputs, exhibits low capacitance at its input, and switches states fast enough to allow rapid multiplexing of the addresses. Noise immunity is improved by selective implants of some of the transistors, and by use of filter capacitors connected between input nodes and Vss rather than Vdd.
申请公布号 US4288706(A) 申请公布日期 1981.09.08
申请号 US19780953052 申请日期 1978.10.20
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 REESE, EDMUND A.;WHITE, JR., LIONEL S.;MCALEXANDER, III, JOSEPH C.
分类号 G11C11/404;G11C11/4076;G11C11/4093;H01L27/108;H01L27/11;H03K3/356;(IPC1-7):H03K17/60 主分类号 G11C11/404
代理机构 代理人
主权项
地址