发明名称 Dielectric isolation using shallow oxide and polycrystalline silicon utilizing selective oxidation
摘要 A process is described which combine polycrystalline isolation of collectors and shallow oxide isolation of bases. This approach is capable of providing deep dielectric isolation, surface planarity and the high density of walled emitter geometries, a combination heretofore unobtainable by any other means. This isolation scheme has been used to fabricate ECL gate chains. The transistors were located in 2.5 micron thick n epi islands surrounded by 5x105 ohm-cm polysilicon selectively oxidized with silicon nitride masking to a thickness of one micron. The oxide "bump" at the nitride mask was typically 3000 A and the epi-poly step height was as small as 2600 A. The circuits have polysilicon resistors and were fabricated using both thermal diffusion and ion implantation. The power-delay product of these circuits was approximately one-half that of junction isolated circuits.
申请公布号 US4283235(A) 申请公布日期 1981.08.11
申请号 US19800150067 申请日期 1980.05.15
申请人 MASSACHUSETTS INSTITUTE OF TECHNOLOGY 发明人 RAFFAI, JACK I.;BERNACKI, STEPHEN E.
分类号 H01L21/02;H01L21/763;H01L29/06;(IPC1-7):H01L21/20;H01L21/30;H01L21/76 主分类号 H01L21/02
代理机构 代理人
主权项
地址