发明名称 SEQUENTIAL DATA BLOCK ADDRESS PROCESSING CIRCUIT
摘要 A sequential data block address processing circuit for deriving address signals in dependence on incoming data which comprises sequential blocks of data each including an address signal representing a number, the numbers changing cyclically from block to block, for example where the incoming data is derived from a video tape recorder and represents video information comprising sequential blocks of data each representing a horizontal line scan of video information and each including a line address signal, the circuit comprising an address counter to generate output address signals corresponding to the incoming address signals and likewise changing cyclically from block to block under control of a signal derived from an oscillator and supplied by way of a counter operating as a frequency divider, and an arrangement formed by three latch circuits, an add and delay device, a line address comparator, and a counter for synchronizing the output address signals relative to the incoming address signals only when a predetermined plurality of the incoming address signals have been correctly received.
申请公布号 AU6659481(A) 申请公布日期 1981.08.06
申请号 AU19810066594 申请日期 1981.01.23
申请人 SONY CORP. 发明人 J.G.S. IVE
分类号 G11B27/28;G11B20/18;G11B27/10;G11B27/30;H04N5/78;H04N5/935 主分类号 G11B27/28
代理机构 代理人
主权项
地址