发明名称 Multiprocessor memory access system
摘要 A data processing system is disclosed in which a high-speed processor is added to a slow-speed processor and in which both processors have access to a first memory unit with the slow processor having access priority over the fast processor. In order to allow the fast processor to operate without losing data when a conflict occurs during a write operation, a second memory is coupled to the fast processor in which is stored all the data stored in the first memory. When the fast processor attempts to write into both memories but fails to write into the first memory due to a conflict with the slow processor, the data stored in the second memory is then transferred to the first memory subsequent to the completion of the access operation by the slow processor. This arrangement allows the fast processor to complete the write operation interrupted by the conflicts with the slow processor, thereby allowing the fast processor and the slow processor to have access to the same data. Both memories are continuously balanced by the fast processor so that each memory will contain the same data allowing both processors access to the same data.
申请公布号 US4282572(A) 申请公布日期 1981.08.04
申请号 US19790003692 申请日期 1979.01.15
申请人 NCR CORPORATION 发明人 MOORE, III, HARRY W.;QUACK, STEVEN M.
分类号 G06F15/16;G06F13/18;G06F13/20;G06F15/173;(IPC1-7):G06F15/16 主分类号 G06F15/16
代理机构 代理人
主权项
地址