发明名称 Pulse width modulating circuit
摘要 First and second counters in a pulse width modulating circuit, whose respective outputs determine the trailing and leading edges of a pulse width modulated signal, count input clock pulses at a constant speed. The number of the pulses applied to the second counter during a cycle relative to the number of the pulses applied to the first counter is increased or decreased by one in response to a modulating pulse to change the counting phase of the second counter thereby changing the width of the pulse width modulated signal. Gates freeze the phases of the two counters at minimum and maximum pulse widths of the pulse width modulated signal to avoid abrupt jumps from minimum to maximum or vice versa.
申请公布号 US4275354(A) 申请公布日期 1981.06.23
申请号 US19790005021 申请日期 1979.01.19
申请人 SONY CORPORATION 发明人 SUEMATSU, MASAYUKI;MOGI, TAKAO;TAKI, AKIRA
分类号 H04N5/00;H03G1/02;H03G3/00;H03G3/02;H03G3/20;H03J9/00;H03K5/04;H03K5/05;H03K7/08;H03K11/00 主分类号 H04N5/00
代理机构 代理人
主权项
地址