发明名称 PARITY CHECK DEVICE FOR A REGISTER ARRAY
摘要 For a computer system having an array of external registers which may be used as a data source or data destination, wherein such system uses an odd parity checking system, and wherein certain of the register position in the external array can be vacant, an improved parity checking configuration includes a plurality of parity bit latches, one for each location in the external register array. The parity bit latches are set by an initial microprogram load to provide an odd parity bit for each location in the external array of registers which is empty or which may be faulty, disabled or malfunctioning. This assures that when the external array is searched by row, that all of the array locations will provide the appropriate parity check regardless of whether a byte of information exists therein or not.
申请公布号 EP0013885(A3) 申请公布日期 1981.04.01
申请号 EP19800100040 申请日期 1980.01.04
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JEREMIAH, THOMAS LEO;PEZDIRTZ, KARL FREDERICK
分类号 G06F11/10;(IPC1-7):G06F11/10;G11C29/00;H03K13/34;H04L1/10 主分类号 G06F11/10
代理机构 代理人
主权项
地址