发明名称 DATA CLOCK SEPARATOR WITH MISSING CLOCK DETECT
摘要 <p>DATA-CLOCK SEPARATOR WITH MISSING CLOCK DETECT Decoding apparatus for separating clock and data pulses from a double-frequency pulse train, including a retriggerable window one-shot, a bit shift compensation circuit, clock rate tracking circuitry, data bit and clock bit gates, circuitry for keeping track of whether a specific pulse is a data pulse or a clock pulse, and circuitry for actuating the data bit and clock bit gates, based on the status of the system and the state of the window one-shot. The apparatus also provides circuitry for detecting when a clock pulse is missing, including circuitry which simulates the detection of a clock pulse to the rest of the device to keep the system status and timing properly synchronized to the pulse train data.</p>
申请公布号 CA1086834(A) 申请公布日期 1980.09.30
申请号 CA19770270968 申请日期 1977.02.01
申请人 XEROX CORPORATION 发明人 CHARI, SRINIVASAN V.
分类号 H03M5/08;G11B20/10;G11B20/14;H03M5/12;H04L25/49;(IPC1-7):11B5/09 主分类号 H03M5/08
代理机构 代理人
主权项
地址