发明名称 Parity prediction circuit for adder/counter
摘要 A parity prediction circuit for predicting parity in an adder, counter or similar device. The parity prediction is obtained with a parity prediction network connected from most significant bit to least significant bit. The parity prediction network is used in place of a parity generator or in combination with a parity generator for error checking purposes. In a special application, the parity prediction is employed for a ripple-carry type counter where the predicted parity bit is produced by a single network of NAND gates connected in series from high-order to low-order counter bits. The predicted parity is available no later than the completion of the carry-out propagation.
申请公布号 US4224680(A) 申请公布日期 1980.09.23
申请号 US19780912452 申请日期 1978.06.05
申请人 FUJITSU LIMITED 发明人 MIURA, KENICHI
分类号 G06F7/38;G06F7/499;G06F11/10;(IPC1-7):G06F11/10 主分类号 G06F7/38
代理机构 代理人
主权项
地址