发明名称 Schaltungsanordnung zur staendigen Kontrolle des Schaltzustandes eines bistabilen Schalters
摘要 1,169,849. Computers. INTERNATIONAL BUSINESS MACHINES CORP. 20 Nov., 1968 [8 Dec., 1967], No. 54988/68. Heading G4A. [Also in Division H3] A gate circuit 25 receives the output of a bi-stable latch K1 and is inhibited from passing the output when the output is between predetermined levels. In a computer control register, Fig. 5, if a latch-setting signal, for example G1, should happed to be attenuated (G, Fig. 3, not shown), partial switching may occur and a temporarily unstable latch output be produced between high and low threshold levels (K, Figs. 3, 4, not shown). A high threshold detector H1 gives a true output when the latch output is above the high threshold, and a low threshold circuit detector L1 gives a true output when the latch output is above the low threshold, the L1 and inverted H1 outputs being compared in an AND gate 45 whose output is consequently true only when the lower threshold is exceeded and not the higher one. This output is inverted at 58, so that a line 62 carries a false signal to inhibit the output AND gate 25 from responding to the two other inputs it receives from the latch K1 via an OR gate 30, and from H1. The control register comprises a plurality of bi-stable latches K1 to K4, each receiving its setting signal from a corresponding AND gate 15, so that when an ENABLE signal occurs, any coincident information signals S1 to S4 (which are asynchronous) set their associated latches. An OR gate 30 operates, through an invertor 35, to prevent any further response to the S1 to S4 signals as soon as at least one latch is set, and thus a " batch " is set up, for feeding a priority logic system (not shown). Priority of operation of the output AND gates 25 is arranged by connecting the output of the inverter 48 associated with each high threshold circuit H1 to H4 to the AND gates 25 of any lower latches in the set. A delay 40, which inhibits all output AND gates 25 for a period until the bi-stable latches K1 to K4 are all resolved, is referred to as an undesirable alternative for dealing with possible partial switching in the latches, which is not now necessary with the arrangement of the invention; although it may be retained with a very short delay time.
申请公布号 DE1809686(A1) 申请公布日期 1969.07.03
申请号 DE19681809686 申请日期 1968.11.19
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 LOWELL ADAMS,ROBERT;RONALD CASTALDO,DOMENIC;WILLIAM KURZ,GERALD
分类号 H03K3/037;H03K19/173 主分类号 H03K3/037
代理机构 代理人
主权项
地址