发明名称 Digital to analog interface for simultaneous analog outputs
摘要 Interface circuitry for obtaining simultaneous, multi-channel analog outputs from a microprocessor, avoiding sequential addressing delays. The technique involves inserting, for each analog output channel, a buffer latch between the data bus lines from the microprocessor and the D/A latch associated with the D/A converter. The buffer latches are sequentially addressed by control logic circuitry and loaded from the computer memory in accordance with software instructions in the microprocessor. While data is being loaded in the buffer latches, the D/A latches are disabled, preventing the data from being presented to the D/A converters. When all channels are loaded, the D/A latches are strobed simultaneously, enabling them and transferring the data stored in the buffer latches to the D/A converters for conversion to analog outputs.
申请公布号 US4202042(A) 申请公布日期 1980.05.06
申请号 US19770813038 申请日期 1977.07.05
申请人 U S OF AMERICA NAVY SECRETARY 发明人 BELL, HENRY P;CONNORS, JOHN P;NORDMANN, BERNARD J;WAINLAND, DAVID M
分类号 G06F3/05;G06F13/22;(IPC1-7):H03K13/17 主分类号 G06F3/05
代理机构 代理人
主权项
地址