发明名称 SUPERVISOR ADDRESS KEY CONTROL SYSTEM
摘要 <p>System mode controls for obtaining limited addressability for supervisor programming operations without disturbing a user address key currently contained in a user key register (UKR). The mode controls are provided by bits in a system register called a level status register (LSR), which include an APM bit, and a supervisor state bit. The largest supervisor addressability is obtained when both the APM and supervisor state bits are set on, which permits execution of a supervisor program which can access user data and programs. In more detail, each instruction fetch must be in the supervisor key area, identified by a predetermined supervisor key value which is not in the UKR, while each operand of the fetched supervisor instruction is accessed in the user key area identified by the current key in the UKR. The supervisor is not permitted to access any user area which does not have its key in the UKR. Thus, the supervisor can be prevented from having addressability over part or all of the main memory. However, if the APM bit is off while the supervisor bit is on, alI instruction and operand storage accesses can only be made in the supervisor key area, regardless of whether the supervisor key or user key is in the UKR. Hence no user area is accessible to the supervisor. But, if the supervisor bit is off, all instruction and operand accesses can only be made in the user area of the key in the UKR. Hence the supervisor programs cannot execute. BC9-76-011</p>
申请公布号 CA1075823(A) 申请公布日期 1980.04.15
申请号 CA19770275543 申请日期 1977.04.05
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BIRNEY, RICHARD E.;DAVIS, MICHAEL I.;HOOD, ROBERT A.;MCDERMOTT, THOMAS S.;WISE, LARRY E.
分类号 G06F12/06;G06F12/14;(IPC1-7):06F13/00 主分类号 G06F12/06
代理机构 代理人
主权项
地址