发明名称 |
Methods of forming dual-damascene interconnect structures on semiconductor substrates using multiple planarization layers having different porosity characteristics |
摘要 |
Methods of forming integrated circuit devices include patterning an electrically insulating layer to support dual-damascene interconnect structures therein. The steps of patterning the electrically insulating layer include using multiple planarization layers having different porosity characteristics. Forming an interconnect structure within an integrated circuit device may include forming an electrically insulating layer on a substrate and forming at least one via hole extending at least partially through the electrically insulating layer. The at least one via hole is filled with a first electrically insulating material having a first porosity. The filled at least one via hole is then covered with a second electrically insulating material layer having a second porosity lower than the first porosity. The second electrically insulating material layer is selectively etched back to expose a first portion of the first electrically insulating material in the at least one via hole. The electrically insulating layer is selectively etched to define a trench therein that exposes a second portion of the first electrically insulating material in the at least one via hole.
|
申请公布号 |
US7365025(B2) |
申请公布日期 |
2008.04.29 |
申请号 |
US20060348428 |
申请日期 |
2006.02.06 |
申请人 |
SAMSUNG ELECTRONICS CO., LTD.;INFINEON TECHNOLOGIES AG |
发明人 |
LEE KYOUNG-WOO;CHOI SEUNG-MAN;KU JA-HUM;PARK KI-CHUL;KIM SUN OO |
分类号 |
H01L21/311 |
主分类号 |
H01L21/311 |
代理机构 |
|
代理人 |
|
主权项 |
|
地址 |
|